Integrierte Systeme auf Waferebene: Implementierungsprobleme von Stuart K. Tewksbury (en

EUR 201,33 Sofort-Kaufen, EUR 9,29 Versand, 30-Tag Rücknahmen, eBay-Käuferschutz
Verkäufer: the_nile_uk_store ✉️ (20.262) 98.3%, Artikelstandort: Ohio, US, Versand nach: WORLDWIDE, Artikelnummer: 364809390942 Integrierte Systeme auf Waferebene: Implementierungsprobleme von Stuart K. Tewksbury (en. The Nile on eBay   FREE SHIPPING UK WIDE  

Wafer-Level Integrated Systems

by Stuart K. Tewksbury

From the perspective of complex systems, conventional Ie's can be regarded as "discrete" devices interconnected according to system design objectives imposed at the circuit board level and higher levels in the system implementation hierarchy.

FORMAT Paperback LANGUAGE English CONDITION Brand New

Publisher Description

From the perspective of complex systems, conventional Ie's can be regarded as "discrete" devices interconnected according to system design objectives imposed at the circuit board level and higher levels in the system implementation hierarchy. However, silicon monolithic circuits have progressed to such complex functions that a transition from a philosophy of integrated circuits (Ie's) to one of integrated sys­ tems is necessary. Wafer-scale integration has played an important role over the past few years in highlighting the system level issues which will most significantly impact the implementation of complex monolithic systems and system components. Rather than being a revolutionary approach, wafer-scale integration will evolve naturally from VLSI as defect avoidance, fault tolerance and testing are introduced into VLSI circuits. Successful introduction of defect avoidance, for example, relaxes limits imposed by yield and cost on Ie dimensions, allowing the monolithic circuit's area to be chosen according to the natural partitioning of a system into individual functions rather than imposing area limits due to defect densities. The term "wafer­ level" is perhaps more appropriate than "wafer-scale". A "wafer-level" monolithic system component may have dimensions ranging from conventional yield-limited Ie dimensions to full wafer dimensions. In this sense, "wafer-scale" merely represents the obvious upper practical limit imposed by wafer sizes on the area of monolithic circuits. The transition to monolithic, wafer-level integrated systems will require a mapping of the full range of system design issues onto the design of monolithic circuit.

Table of Contents

1. Introduction and Overview.- 1.1 Device vs System Scaling.- 1.2 Major Implementation Issues.- 1.3 ESPRIT 824 WSI Program.- References.- 2. Interconnect Issues.- 2.1 Physical Interconnect Hierarchy.- 2.2 Recursive vs Non-Recursive Interconnect Links.- 2.3 On-Chip Interconnect Lengths.- 2.4 Inter-Chip Connection Lengths.- 2.5 Electrical Models of Interconnection Lines.- 2.6 Minimum Line Capacitance.- 2.7 Scaling of On-Chip Interconnections.- 2.8 Chip-to-Board Interconnect Discontinuity.- 2.9 Comparison of Packaging Schemes.- 2.10 Clock Distribution and Clock Skew.- References.- 3. Fabrication Defects.- 3.1 Substrate defects.- 3.2 Lithography-induced defects.- 3.3 Thin Film Defects.- References.- 4. Reliability and Failures.- 4.1 Failure rate modeling.- 4.2 General reliability of IC's.- 4.3 Failure due to metal electromigration.- 4.4 Failure rates under MOS dimensional and voltage scaling laws.- References.- 5. Yield models and Analysis.- 5.1 General yield models.- 5.2 Early yield models.- 5.3 General IC yield models.- 5.4 VLSI yield models based on yield observations.- 5.5 Defect size distributions and critical areas.- 5.6 Yield simultion in VLSI CAD tools.- 5.7 Appendix.- References.- 6. Fault Modeling.- 6.1 General fault modeling issues.- 6.2 Definitions.- 6.3 Stuck-at faults and weak 0/1 faults.- 6.4 "Stuck" transistor faults.- 6.5 Bridging faults.- 6.6 Metastability in latches and flip-flops.- References.- 7. General testing techniques.- 7.1 General Test issues.- 7.2 Scan path test design.- 7.3 LSSD-based Test Methodologies.- 7.4 Pseudorandom test pattern generators.- 7.5 Test response compression.- References.- 8. Function-Specific Testing.- 8.1 Memory testing.- 8.2 Built-in testing of regular arrays.- 8.3 Testable programmable logic arrays.- References.- 9.Physical Restructuring.- 9.1 General Restructuring Techniques.- 9.2 Laser "zapping" for memory repair.- 9.3 Electronically field-programmable anti-fuses.- 9.4 Laser-assisted chemical processing.- 9.5 Focussed ion beams for restructuring.- 9.6 Electron beam restructuring.- 9.7 Restructurable VLSI program.- References.- 10. Programmable Electronic Reconfiguration Switches.- 10.1 General switching issues.- 10.2 Reconfigurable processors.- 10.3 WASP (The WAfer-scale Systolic Processor).- 10.4 Representative switch configurations.- 10.5 Non-lattice reconfiguration switch organizations.- References.- 11. Formal Models of Reconfiguration.- 11.1 Introduction.- 11.2 Probabilistic bounds: Linear arrays.- 11.3 Probabilistic bounds: 2-dimensional arrays.- 11.4 The Diogenes approach of Rosenberg.- 11.5 Self-reconfiguration algorithms.- 11.6 Spare roow/column allocation algorithms.- References.- 12. Silicon Wafer Hybrids.- 12.1 Introduction.- 12.2 Wafer transmission module.- 12.3 AVP modules.- 12.4 Programmable hybrid wafer circuits.- 12.5 MicroChannel cooling and chip attachment.- 12.6 Microwave performance issues.- 12.7 Chip Templates.- 12.8 Other Silicon Circuit Board Studies.- References.- 13. Optical Interconnections.- 13.1 optical interconnects.- 13.2 Optical Interconnect Components.- References.

Promotional

Springer Book Archives

Long Description

From the perspective of complex systems, conventional Ie's can be regarded as "discrete" devices interconnected according to system design objectives imposed at the circuit board level and higher levels in the system implementation hierarchy. However, silicon monolithic circuits have progressed to such complex functions that a transition from a philosophy of integrated circuits (Ie's) to one of integrated sys

Details ISBN1461288983 Author Stuart K. Tewksbury Short Title WAFER-LEVEL INTEGRATED SYSTEMS Language English ISBN-10 1461288983 ISBN-13 9781461288985 Media Book Format Paperback Series Number 70 Imprint Springer-Verlag New York Inc. Subtitle Implementation Issues Country of Publication United States Affiliation West Virginia Univ. Year 2012 Publication Date 2012-02-09 Place of Publication New York, NY Pages 456 Illustrations XVI, 456 p. DOI 10.1007/978-1-4613-1625-1 AU Release Date 2012-02-09 NZ Release Date 2012-02-09 US Release Date 2012-02-09 UK Release Date 2012-02-09 Publisher Springer-Verlag New York Inc. Edition Description Softcover reprint of the original 1st ed. 1989 Series The Springer International Series in Engineering and Computer Science Alternative 9780792390060 DEWEY 621.38173 Audience Professional & Vocational

We've got this

At The Nile, if you're looking for it, we've got it. With fast shipping, low prices, friendly service and well over a million items - you're bound to find what you want, at a price you'll love!


30 DAY RETURN POLICY

No questions asked, 30 day returns!

FREE DELIVERY

No matter where you are in the UK, delivery is free.

SECURE PAYMENT

Peace of mind by paying through PayPal and eBay Buyer Protection TheNile_Item_ID:158833203;

  • Condition: Neu
  • ISBN-13: 9781461288985
  • Book Title: Wafer-Level Integrated Systems
  • ISBN: 9781461288985
  • Subject Area: Electrical Engineering
  • Publication Name: Wafer-Level Integrated Systems: Implementation Issues
  • Publisher: Springer-Verlag New York Inc.
  • Subject: Physics
  • Publication Year: 2012
  • Type: Textbook
  • Format: Paperback
  • Language: English
  • Item Height: 235mm
  • Author: Stuart K. Tewksbury
  • Item Width: 155mm
  • Item Weight: 724g
  • Number of Pages: 456 Pages

PicClick Insights - Integrierte Systeme auf Waferebene: Implementierungsprobleme von Stuart K. Tewksbury (en PicClick Exklusiv

  •  Popularität - 0 Beobachter, 0.0 neue Beobachter pro Tag, 3 days for sale on eBay. 0 verkauft, 10 verfügbar.
  •  Bestpreis -
  •  Verkäufer - 20.262+ artikel verkauft. 1.7% negativ bewertungen. Großer Verkäufer mit sehr gutem positivem Rückgespräch und über 50 Bewertungen.

Die Leute Mochten Auch PicClick Exklusiv